国产专区欧美精品,911国产精品,国产精品人人爽人人做我的可爱,欧美午夜影院一区

CMOS鎖相環:分析和設計

2013-08-08 來源:微波射頻網 我要評論(0) 字號:
主題圖書: CMOS設計
定價: ¥ 34
作者: (美)舒(Shu,K.L.) 等編著
出版: 科學出版社
書號: 9787030182500
語言: 簡體中文
日期: 2007-01-01
版次: 1 頁數: 215
開本: 16開 查看: 0
CMOS鎖相環:分析和設計

商城購買

服務商城 客服電話 配送服務 優惠價 購買
400-711-6699 滿29至69元,免運費! ¥25.5

圖書介紹

本書是一本關于小型sigma-delta頻率綜合器方面的優秀著作。作者分別從系統級和電路級對頻率綜合器的設計進行了闡述。主要創新點在低功耗高速分頻器和減少芯片面積的環路濾波器的電容設計上。該書涉及PLL的基礎問題,內容全面翔實,由淺入深,對PLL的關鍵問題提出了解決方案。

圖書目錄

Preface
List of Acronyms and Symbols
1 Introduction
 1.1 MOTIVATION
 1.2 SUMMARY OF BOOK
 1.3 BOOK ORGANIZATION
 REFERENCES
2 Frequency Synthesizer for Wireless Applications
 2.1 DEFINITION AND CHARACTERISTICS
 2.2 PHASE NOISE AND TIMING JITTER
  2.2.1 Phase noise and spurious tone
  2.2.2 Timing jitter
 2.3 IMPLEMENTATION OF FREQUENCY SYNTHESIZER
  2.3.1 Direct analog frequency synthesizer
  2.3.2 Direct digital frequency synthesizer
  2.3.3 PLL-based frequency synthesizer
  2.3.4 DLL-based frequency synthesizer ~...
  2.3.5 Hybrid frequency synthesizer :.
  2.3.6 Summary and comparison of synthesizers
 2.4 FREQUENCY SYNTHESIZER FOR WIRELESS TRANSCEIVERS
 2.5 OTHER APPLICATIONS OF PLL AND FREQUENCY SYNTHESIZER
 REFERENCES
3 PLL Frequency Synthesizer
 3.1 PLL FREQUENCY SYNTHESIZER BASICS
  3.1.1 Basic building blocks of charge-pump PLL
  3.1.2 Continuous-time linear phase analysis
  3.1.3 Locking time
  3.1.4 Tracking and acquisition
 3.2 FAST-LOCKING TECHNIQUES
  3.2.1 Bandwidth gear-shifting
  3.2.2 VCO pre-tuning
 3.3 DISCRETE-TIME ANALYSIS AND NONLINEAR MODELING
  3.3.1 z-domain transfer function and stability analysis
  3.3.2 Nonlinear dynamic behavior modeling
 3.4 DESIGN EXAMPLE: 2.4GHZ INTEGER-N PLL FOR BLUETOOTH
 REFERENCES
4 ∑△ FractionaI-N PLL Synthesizer
 4.1 ∑△ FRACTIONAL-N FREQUENCY SYNTHESIZER
  4.1.1 ∑△ quantization noise to phase noise mapping
  4.1.2 ∑△ quantization noise to timing jitter mapping
 4.2 A COMPARATIVE STUDY OF DIGITAL ∑△ MODULATORS
  4.2.1 Design considerations
  4.2.2 Four types of digital ∑△ modulators
  4.2.3 Summary of comparative study
 4.3 OTHER APPLICATIONS OF EA-PLL
  4.3.1 Direct digital modulation
  4.3.2 Frequency-to-digital conversion
 4.4 MODELING AND SIMULATION OF ∑△-PLL
 4.5 DESIGN EXAMPLE: 900MHz ∑△-PLL FOR GSM
 REFERENCES
5 Enhanced Phase Switching Prescaler
 5.1 PRESCALERARCHITECTURE
  5.1.1 Conventional prescaler
  5.1.2 Phase switching prescaler
  5.1.3 Injection-locked prescaler
  5.1.4 Summary and comparison of prescalers
 5.2 ENHANCED PHASE-SWITCHING PRESCALER
 5.3 CIRCUIT DESIGN AND SIMULATION RESULTS
  5.3.1 Eight 45~-spaced phases generation
  5.3.2 8-to-1 multiplexer
  5.3.3 Switching control circuit
  5.3.4 Asynchronous frequency divider
 5.4 DELAY BUDGET IN THE SWITCHING CONTROL LOOP
 5.5 SPURS DUE TO NONIDEAL 45 PHASE SPACING
 REFERENCES
6 Loop Filter With Capacitance Multiplier
 6.1 LOOP FILTER ARCHITECTURE
  6.1.1 Passive loop filter
  6.1.2 Dual-path loop filter
  6.1.3 Sample-reset loop filter
  6.1.4 Other loop filter architectures
  6.1.5 Summary and comparison of loop filters
 6.2 LOOP FILTER AND CHARGE-PUMP NOISE MAPPING
 6.3 LOOP FILTER WITH CAPACITANCE MULTIPLIER
  6.3.1 Third-order passive loop filter
  6.3.2 Capacitance multiplier
  6.3.3 Simulation of loop filter with capacitance multiplier
  6.3.4 Noise consideration
 REFERENCES
7 Other Building Blocks of PLL
 7.1 VCO
  7.1.1 LC-VCO
  7.1.2 Varactor
  7.1.3 Inductor
  7.1.4 VCOphase noise
  7.1.5 Layout
 7.2 PHASE-FREQUENCY DETECTOR
  7.3 CHARGE-PUMP
  7.3.1 Reference spur
  7.3.2 Charge pump architectures
 7.4 PROGRAMMABLE DIVIDER
 7.5 DIGITAL MODULATOR
 7.6 CHIP LAYOUT
 REFERENCES
8 Prototype Measurement Results
 8.1 PRESCALER MEASUREMENT
 8.2 LOOP FILTER MEASUREMENT
 8.3 PLL MEASUREMENT
 REFERENCES
9 Conclusions
Appendix
Index 

類似圖書

主站蜘蛛池模板: 新郑市| 香河县| 克拉玛依市| 开平市| 孟州市| 龙游县| 老河口市| 桐柏县| 许昌市| 中卫市| 巨鹿县| 杨浦区| 兴国县| 会宁县| 邵东县| 米脂县| 台东县| 阜康市| 乐业县| 阳信县| 金寨县| 从江县| 策勒县| 固镇县| 旬阳县| 澜沧| 中宁县| 通许县| 巴塘县| 碌曲县| 铁岭市| 新宁县| 张掖市| 靖江市| 石楼县| 阳高县| 寿阳县| 额尔古纳市| 惠来县| 邵阳县| 巴彦淖尔市|